### **Architecture**



# Hardware Module Analysis

ALU: I change the output a little bit. The difference is the zero signal. I use the zero signal to define the relationship for the two inputs. 00 for equal 01 for bigger 10 for less. Besides, there is one more thing. I use the control signal 1000 for multiplication.

Decode: I change the output branch to 3 bits for different types of branch instruction.

PC: I add pcwrite to control whether to renew the pc.

Piplined Reg flush: I add the two signals one for write and another for flush.

MUX3to1: select one signal from three inputs.

Hazard detection unit: It detects the hazard between instruction.

Forward unit: It detects the situation that need to forward the data between instruction.

Branch detection unit: it uses zero and branch to determine whether the branch instruction is conducted.

Other hardware module is same as the previous lab

#### **Problems I Met and Solutions**

In this lab, I calculate the alu control signal in different way. I use case statement to implement the function of unit. In the beginning, I do not find that the case statement do not support don't care detection. It take me some time to figure this problem. Finally I decide to use two level case statement. In the First level, I check the aluOp, and in the second level, it check the fucnt\_i[5:0]

#### Result

| Register=     |         |         |          |         |         |             |           |     |
|---------------|---------|---------|----------|---------|---------|-------------|-----------|-----|
| r0=           | 0, r1=  | 16, r2= | 256, r3= | 8, r4=  | 16, r5= | 8, гб=      | 24, r7=   | 26  |
| r8=           | 8, r9=  | 1, r10= | 0, r11=  | 0, r12= | 0, r13  | 3= 0, r14=  | 0, r15=   | 0   |
| r16=          | 0, r17= | 0, r18= | 0, r19=  | 0, r20  | )= 0, : | r21= 0, r22 | = 0, r23= | . 0 |
| r24=          | 0, r25= | 0, r26= | 0, r27=  | 0, r28  | 3= 0, : | r29= 0, r30 | = 0, r31= | . 0 |
| Memory======= |         |         |          |         |         |             |           |     |
| m0=           | 0, m1=  | 16, m2= | 0, m3=   | O, m4=  | 0, m5=  | 0, мб= 0,   | n7= 0     |     |
| m8=           | 0, m9=  | O, m10= | 0, m11=  | O, m12= | O, m13= | O, m14=     | O, m15=   | 0   |
| r16=          | O, m17= | O, m18= | O, m19=  | 0, m20= | 0, m21= | 0, m22=     | O, m23=   | 0   |
| m24=          | O, m25= | O, m26= | O, m27=  | O, m28= | O, m29= | O, m30=     | O, m31=   | 0   |

## Summary

In this lab, I finally find the bug that exist in the first lab. This bug let me use the different strategy to design the hardware. After the bug is solved, it saves me much of time. The concept is similar to the previous lab. Just add forward unit and hazard detection unit. The concept is same as the teacher taught during the class.